# Highly Efficient Packaged 11–13 GHz Power Amplifier in SiGe-Technology With 37.3% of PAE

Stefan Gerlich, Member, IEEE, and Peter Weger

Abstract—A power amplifier for a frequency range of 11–13 GHz that is incorporated in 0.35  $\mu m$  SiGe-technology is presented in this letter. The two-stage push-pull amplifier uses monolithically integrated transformers for input and interstage matching and a monolithically integrated modified LC-balun as an output—matching network. For stabilization purposes and gain improvement in the operating frequency range a passive frequency selective feedback in parallel to the base—collector was introduced. The power amplifier is mounted on a  $7\times7$  mm VQFN package. From a single 1.8 V voltage supply, the amplifier has a power-added efficiency of greater than 30% from 11.2 to 13 GHz with a maximum of 37.3% at 12.5 GHz. The maximum output power is 23.4 dBm (saturation), as measured in the continuous mode.

Index Terms—LC-balun, Power amplifier (PA), SiGe HBT.

#### I. INTRODUCTION

NVESTIGATIONS on power amplifiers (PA) in SiGe technology continue to be of great interest because they offer good radio frequency performance at moderate costs relative to III–V semiconductor technologies [1]. The capability to use SiGe-technologies for power amplifier applications in the X/Ku-band is well demonstrated. Recently, published power amplifiers with nearly 1 W output power [2] and high values of power-added efficiency (PAE) [3], [4] have been reported. However, although the demonstrated PAs are either directly mounted on a substrate or measured on-chip, they are not mounted on a standard package. This letter presents the next step, a power amplifier for 11–13 GHz, which is mounted on a package for a specific output power.

A circuit description of the PA is given in Section II, followed by a brief discussion of the introduced frequency selective feedback in Section III. A successful usage of this feedback in a low noise amplifier was presented by the authors in [5]. The measurement results of the PA in Section IV demonstrate a highly efficient operation of the amplifier, mounted on a  $7 \times 7$  mm VQFN package. A maximum PAE of 37.3% without external matching from a single 1.8 V voltage supply was obtained. The maximum predefined output power is 23.4 dBm at 12.5 GHz.

# II. CIRCUIT DESCRIPTION

A 0.35  $\mu m$  200 GHz-f<sub>t</sub> SiGe process, provided by Infineon, was used as the design technology. This technology offers four

Manuscript received May 15, 2013; revised July 24, 2013; accepted August 03, 2013. Date of publication August 30, 2013; date of current version October 03, 2013.

The authors are with the Chair of Circuit Design, Brandenburg University of Technology Cottbus-Senftenberg, Cottbus D-03046, Germany (e-mail: stefan. gerlich@tu-cottbus.de).

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LMWC.2013.2278285



Fig. 1. Circuit diagram of the power amplifier with a modified LC-balun.

metal layers with one thick top metal layer for high Q passive structures such as inductors and transformers. The BEOL (back end of line) of this process uses copper for metallization with a maximum thickness of 2.75  $\mu m$  for the top metal. The used transistors have a breakdown voltage of  $BV_{CEO}=1.7~V$  and the transit frequency is  $f_t=170~\mathrm{GHz}$ .

As one component of a phased array transceiver, the power amplifier is driven by a differential mixer architecture. A single-ended output of the PA is used to feed an antenna element. Fig. 1 depicts the circuit diagram of the PA. A two-stage push-pull topology was selected for two reasons. First, a single-stage amplifier provides insufficient overall gain for most applications. Therefore, a driving stage was added to increase the gain of the power amplifier. The second reason for the use of this topology is an easier impedance matching. The input and output impedance is doubled relative to a single-ended design. Furthermore, the negative impact of the common lead impedance on the performance is reduced [6].

The monolithically integrated transformers  $Tr_1$  and  $Tr_2$  are used for impedance matching and DC decoupling. Capacitors were used to bring the transformers to resonance at the operation frequency. The turns ratio of the input transformer is 3:2 with a chip area of  $95 \times 95 \ \mu \text{m}^2$ . The interstage transformer  $Tr_2$  uses an area of  $140 \times 140 \ \mu \text{m}^2$  with a turns ratio of 2:1.

The output matching circuit was realized using a modified LC-balun [3]. The idea was not only to match the load resistance with the transistors' output resistance, but also to transform the complex output impedance of the output stage with additional inductances to pure ohmic one. For clarification, a simplified circuit diagram in Fig. 1 was presented. A conventional Lattice-type LC-balun ( $L_{B1}$ ,  $C_{B1}$ ,  $L_{B2}$  and  $C_{B2}$ ) is shown in the gray shaded area of Fig. 1, considering that  $L_{B1}$  and  $C_{B1}$ 



Fig. 2. Layout screen shot of the test chip



Fig. 3. Measurement setup with the chip mounted on the package and soldered on a printed circuit board.

are virtually grounded. The parasitic collector—substrate capacitances  $C_{CS}$  can be neutralized by using additional inductances ( $L_{add1}$  and  $L_{add2}$ ), shown in the blue highlighted section of Fig. 1. Furthermore, both additional inductances are in parallel with  $L_{B1}$  and  $C_{B1}$ , respectively. Consequently, they can be substituted by equivalent impedances. This approach results in the modified LC-balun that is depicted in the green shaded area in Fig. 1. The insertion loss of the simulated balun itself is 1.4 dB. Compared to the conventional LC-balun design, the performance of the output matching network, including  $C_{CS}$ , is improved by 0.4 dB for this PA. A further advantage, also for an LC-balun in general, is the easier scalability compared to monolithically integrated transformers. With the same amplifier architecture, the demand for a higher output power is accompanied by an enlargement of the output stage. This scaling results in a wider trace width because of larger currents in the output matching network. For an LC-balun, it mainly affects the quality factor of the inductances. However, this influence is smaller and easier to handle than a performance degradation of the transformer due to a wider trace width.

The effective emitter area of the output stage transistors is 67.2  $\mu\mathrm{m}^2$ , as determined primarily by the required output power in accordance with the maximum current density. The input stage is three times smaller. Both stages are on-chip biased through the center tap of the transformers with low impedance reference networks, to overcome the limit of  $\mathrm{BV}_{\mathrm{CEO}}$  for the maximum collector voltage [7]. The input stage uses low value resistors  $(R_6,R_7=4~\Omega)$  at the emitter for a weak emitter degeneration, which improves the linearity of the input stage at the expense of gain. Obviously, a emitter degeneration with resistors in the output stage is unsuitable. High currents in the output stage and a low supply voltage result in a high degradation of the power-added efficiency.



Fig. 4. Results of the small signal measurement, simulation results are dashed lines.

#### III. STABILITY CONSIDERATIONS

Circuit stability is typically an important aspect of amplifier design. Especially in power amplifier designs it is a very challenging task to attain stable circuit operation because of the large transistors in the output stage. Among many other sources of instability in a circuit, the intrinsic feedback of a transistor by the base—collector capacitance  $(C_{jc})$  is one of the most important sources. A simplified analysis of the impedance transformation of the load impedance through  $C_{jc}$  forward to the input is given in [6]. It is derived, that with a certain given inductive load impedance, the input resistance of the transistor becomes negative, which can excites unwanted oscillations.

To counteract this situation, a passive frequency selective feedback (FB) in parallel to the base—collector capacitance was introduced. Fig. 1 presents it as the RLC network between the base and collector at the input and output stage. The network is used in two ways:

- 1) As a parallel resonant circuit  $(L_{FB}||C_{eq})$ , it neutralizes base—collector capacitance [5], [8].  $L_{FB}$  and  $C_{FB}$  denote feedback components (e.g.  $L_1$  and  $C_5$  in Fig. 1).
- 2) As a series resonant circuit to decrease the gain and transform the impedance in the frequency range of possible instability [5].

As opposed to other stabilization methods, the frequency selective feedback can be applied at the input and output stage with negligible influence on the maximum output power and efficiency.

### IV. EXPERIMENTAL RESULTS

The power amplifier is intended to be integrated in a complete T/R-system. For a first characterization, a test chip with an overall area of  $1.07\times1.6~\mathrm{mm^2}$  was fabricated. The chip area that was used for the PA itself is  $0.52\times0.75~\mathrm{mm^2}$ . A layout screen shot is shown in Fig. 2. The chip was glued onto the thermal exposed pad of the VQFN package and bonded to the package pads. Fig. 3 depicts the bonded die. The reason for the considerably long bond wires visible is as follow. The only degree of freedom to compensate the package parasitics is the length of the bond wires. To determine the optimal bond wire lengths,

$${}^{1}C_{eq} = C_{FB}C_{jc}/(C_{FB} + C_{jc})$$



Fig. 5. Large signal results as function of frequency. For comparison, simulation results (dashed lines) and measurement results (solid lines) are plotted.



Fig. 6. Power transfer characteristic of the packaged PA at 12.1 GHz with simulation (dashed lines) and measurement results ((solid lines).

| TABLE I    |                         |       |  |  |  |  |  |
|------------|-------------------------|-------|--|--|--|--|--|
| COMPARISON | WITH PREVIOUS PUBLISHED | Works |  |  |  |  |  |

|           |       |                             |                  |                 |                    | two stages          |
|-----------|-------|-----------------------------|------------------|-----------------|--------------------|---------------------|
| This work |       | 23.4                        | 37.3             | 20.4            | 1.71               | differential        |
| [11]      |       |                             |                  |                 |                    | one stage           |
| [11] 12.2 | 21.2  | 27.4                        | 20.8             | 0.86            | single-ended       |                     |
| [10]      | 41    | 21.4                        | 20               | 19.0            | 1.3                | cascode, two stages |
| [10]      | 41    | 21.4                        | 26               | 19.6            | 1.3                | single-ended        |
| [7]       | 23.3  | 23.3                        | 20               | 44.4            |                    | cascode, two stages |
| [9] 25.5  | 23.3  | 28                          | 22.2             | 0.6 (core)      | single-ended       |                     |
| [4]       | 10    | 24.43                       | 29.1             | 21.2            | 0.384              | cascode, one stage  |
|           | 24.45 | 29.1                        | 21.2             | 0.384           | single-ended       |                     |
|           | 43    | 23                          | 32               | 17              | 1.8                | two stages          |
| [3] 23    | 23.3  | 32                          | 28 (Holli graph) | 1.8             | differential       |                     |
|           |       |                             |                  |                 | cascode, one stage |                     |
| [2] 13.5  | 12.5  | 29.3                        | 18               | 28 (from graph) | 4.5                | single-ended        |
|           | dB    | dBm                         | %                | dBm             | $\text{mm}^2$      |                     |
| Ref.      | Gain  | P <sub>OUT</sub> ( in sat.) | PAE              | OP1dB           | Chip area          | PA Architecture     |

and consequently the optimal chip position in the package, 3-D electromagnetic simulations was intensively used.

The measurements were performed on a Rogers 4003C substrate with 50  $\Omega$  input and output transmission lines, shown in Fig. 3. A single 1.8 V voltage supply for  $V_{\rm CC}$  working in continuous mode was used. No additional power supplies were necessary.

Fig. 4 shows the measured and simulated S-parameters of the power amplifier. The differential input was driven by a single-ended signal source. An external rat-race coupler with a center frequency of 12 GHz was used to convert the signal. The loss of the 180 hybrid coupler was taken into account. In contrast, the losses of the evaluation board are not considered in measurement results but in simulation results. Fig. 5 depicts the maximum output power in saturation and maximum PAE versus input signal frequency. Additionally, the output power at the 1 dB compression point is shown. The measurement results demonstrate good agreement with the simulation results for large and small signal characteristic. In Fig. 6, the power transfer characteristics is exemplary plotted for 12.1 GHz. A two-tone test with a center frequency of 12.05 GHz results in an output third-order intercept point of 23.1 dBm.

Table I provides a comparison of recently published X/Kuband SiGe-power amplifier with this PA [9]–[11].

#### V. CONCLUSION

A highly efficient power amplifier that is mounted on a VQFN package for 11–13 GHz with a maximum PAE of 37.3% was presented in this letter. To the authors' knowledge this is the highest reported power-added efficiency of a package-mounted and fully matched X/Ku-band power amplifier in SiGe-technology with a single voltage supply.

# ACKNOWLEDGMENT

The authors would like to thank the staff of Infineon Technologies for fabricating the chips. In particular, the authors would also like to thank M. Tiebout and K. Mertens for package simulations and many helpful discussions.

# REFERENCES

- [1] I. Bahl, Fundamentals of RF and Microwave Transistor Amplifiers. Hoboken, NJ: Wiley, 2009.
- [2] J. Andrews, J. Cressler, W.-M. Kuo, C. Grens, T. Thrivikraman, and S. Phillips, "An 850 mW X-band SiGe power amplifier," in *Proc. IEEE Bipolar/BiCMOS Circuits Technol. Meeting*, 2008, pp. 109–112.
- [3] I. Meshcheriakov, V. A. Solomko, and P. Weger, "Fully monolithically integrated X-band power amplifier without external matching," in *Proc. Conf. Ph.D. Res. Microelectron. Electron. (PRIME)*, 2010, pp. 1–4.
- [4] Y. Noh, M. Uhm, and I. Yom, "A compact Ku-band SiGe power amplifier MMIC with on-chip active biasing," *IEEE Microw. Wireless Compon. Lett.*, vol. 20, no. 6, pp. 349–351, Jun. 2010.
- [5] S. Gerlich and P. Weger, "A narrow-band 8.7 GHz SiGe HBT LNA with a passive frequency selective feedback," FREQUENZ, vol. 66, no. 7–8, pp. 183–188, 2012.
- [6] S. C. Cripps, RF Power Amplifiers for Wireless Communications, 2nd ed. Norwood, MA: Artech House, 2006.
- [7] J. Cressler and G. Niu, Silicon-Germanium Heterojunction Bipolar Transistors. Norwood, MA: Artech House, 2003.
- [8] R. Gilmore and L. Besser, Practical RF Circuit Design for Modern Wireless Systems. Norwood, MA: Artech House, 2003, vol. 2.
- [9] T. Dinc, S. Zihir, and Y. Gurbuz, "SiGe building blocks for on-chip X-band T/R modules," in *Proc. IEEE 12th Topical Meeting Silicon Monolith. Integr.*, Circuits RF Syst. (SiRF)., 2012, pp. 57–60.
- Monolith. Integr.. Circuits RF Syst. (SiRF), , 2012, pp. 57–60.
  [10] J. Andrews, J. Cressler, and M. Mitchell, "A high-gain, two-stage, X-band SiGe power amplifier," in IEEE/MTT-S Int. Dig., 2007, pp. 817–820.
- [11] H. Kim, K. Kim, W. Kim, Y. Noh, I. Yom, I. Oh, and C. Park, "SiGe MMIC power amplifier with on-chip lineariser for X-band applications," *Electron. Lett.*, vol. 45, no. 20, pp. 1036–1037, 24, 2009.